Template code generator for design verification based on universal verification methodology
Tekijät
Päivämäärä
2023Tekijänoikeudet
© The Author(s)
In recent years, the semiconductor industry has been showing advanced growth driven by the increasing demand for electronic devices such as smartphones, laptops, tablets and other consumer electronics. Given their extensive applications, the need for higher performance and efficiency requirements has led to smart and innovative development of complex designs, resulting in a more challenging verification process. With the highest workload (around 70%) on verification, adopting tools and methodologies such as Universal Verification Methodology (UVM) is critical to enhance the quality of the design and increase the time-to-market with no defects. UVM is a SystemVerilog based architecture that provides a library to establish robust verification environments. It enables the use of customizable modular and reusable components and testbenches. To reduce the verification time and effort, this master thesis proposes a UVM code generator which instantiates the essential infrastructure for UVM verification components and creates the necessary directory structure for the codes and the files. Given the design input and UVM template files, the code generator will compose the building blocks such as the interfaces and UVM verification components (UVC), environments and testbenches that will connect the Design Under Test (DUT) to the UVCs. The UVM standard structure and proper encapsulation will be adopted to allow for flexible modification and reusability in top level verification environments. To ensure its correct functionality, the tool will be tested on a simple AHB SRAM Controller that manages access to a single port SRAM interface. Constrained random tests will be provided including the necessary checks to get full coverage on the design. Overall, the work on the template code generator enables the automation of block level verification using UVM by providing the verification engineers with the completed testbench and environment to test the DUT.
...
Asiasanat
Metadata
Näytä kaikki kuvailutiedotKokoelmat
- Pro gradu -tutkielmat [29564]
Lisenssi
Samankaltainen aineisto
Näytetään aineistoja, joilla on samankaltainen nimeke tai asiasanat.
-
Study of IR-drop induced jitter in high precision timing ASICs
Peninon Herbaut, David (2024)The design, testing and manufacturing of application-specific-integrated circuits (ASICs) have become increasingly complex due to large-scale device integration and advancements in technology scaling. Very-large-scale ... -
Precise delay generation using differential-input delay cells used in delay-locked-loop
Nahid, Hasan, MD (2023)With the advancement of technology, integrated circuits became smaller and faster with ever-decreasing technology nodes. The voltage headroom to work with analog circuits became smaller with the downscaling and it paved ... -
Exploring and modeling of non-linearity in BJT to optimize it for Wi-Fi 7 power amplifiers
Saha, Arnab (2024)Power Amplifiers are an integral part of modern-day wireless communication systems. Nonlinearity in power amplifiers is an undesirable problem but is a common phenomenon in its applications. For advanced wireless applications ... -
Methodology Development in Adult Learning Research : Combining Physiological Reactions and Learning Experiences in Simulation-Based Learning Environments
Silvennoinen, Minna; Vesisenaho, Mikko; Manu, Mari; Kullberg, Tiina; Malinen, Anita; Parviainen, Tiina (IATED, 2020)We aim to clarify whether physiological measurement technologies can be used in combination with traditional educational research methods to investigate learning experience. We developed an interdisciplinary research design ... -
In-situ SEE detection in integrated flip-flops
De Raedemaeker, Stefan (2023)Electronic devices are sensitive to single event effects due to one ionizing particle creating a temporary voltage pulse in a transistor of a logic cell. This pulse is called a Single Event Transient. When this pulse is ...
Ellei toisin mainittu, julkisesti saatavilla olevia JYX-metatietoja (poislukien tiivistelmät) saa vapaasti uudelleenkäyttää CC0-lisenssillä.