

## This is a self-archived version of an original article. This version may differ from the original in pagination and typographic details.

Author(s): Martinella, Corinna; Alia, R. G.; Stark, R.; Coronetti, Andrea; Cazzaniga, C.; Kastriotou, M.; Kadi, Y.; Gaillard, R.; Grossner, U.; Javanainen, Arto

Title: Impact of Terrestrial Neutrons on the Reliability of SiC VD-MOSFET Technologies

**Year:** 2021

Version: Published version

Copyright: © Authors, 2021

Rights: CC BY 4.0

Rights url: https://creativecommons.org/licenses/by/4.0/

### Please cite the original version:

Martinella, C., Alia, R. G., Stark, R., Coronetti, A., Cazzaniga, C., Kastriotou, M., Kadi, Y., Gaillard, R., Grossner, U., & Javanainen, A. (2021). Impact of Terrestrial Neutrons on the Reliability of SiC VD-MOSFET Technologies. IEEE Transactions on Nuclear Science, 68(5), 634-641. https://doi.org/10.1109/TNS.2021.3065122

# Impact of Terrestrial Neutrons on the Reliability of SiC VD-MOSFET Technologies

C. Martinella, *Member IEEE*, R. G. Alia, *Member IEEE*, R. Stark, *Student Member IEEE*, A. Coronetti, *Member IEEE*, C. Cazzaniga, *Member IEEE*, M. Kastriotou, *Member IEEE*, Y. Kadi, *Member IEEE*, R. Gaillard, *Senior Member IEEE*, U. Grossner, *Member IEEE*, and A. Javanainen, *Member IEEE* 

Abstract—Accelerated terrestrial neutron irradiations were performed on different commercial SiC power MOSFETs with planar, trench and double-trench architectures. The results were used to calculate the failure cross-sections and the failure in time (FIT) rates at sea level. Enhanced gate and drain leakage were observed in some devices which did not exhibit a destructive failure during the exposure. In particular, a different mechanism was observed for planar and trench gate MOSFETs, the first showing a partial gate rupture with a leakage path mostly between drain and gate, similar to what was previously observed with heavy-ions, while the second exhibiting a complete gate rupture. The observed failure mechanisms and the post irradiation gate stress (PIGS) tests are discussed for the different technologies.

Index Terms— Silicon Carbide, Power MOSFETs, neutrons, Single Event Effects, Single Event Burnout, gate damage

#### I. INTRODUCTION

Wide bandgap materials such as Silicon Carbide (SiC) and Gallium Nitride (GaN) have gained popularity in recent years. Between them, SiC is the most mature technology and has become a viable alternative to Silicon-based power devices in high-efficiency and high-power density applications [1-2]. The higher breakdown field and thermal conductivity make SiC a very attractive material for different ground applications, such as automotive and solar inverters, but also for the avionics and space industries [3-4]. Moreover, SiC is considered as a

Manuscript received October 2, 2020, accepted February 22, 2020.

This work was supported by the European Space Agency ESA/ESTEC under Contract 4000124504/18/NL/KML/zk and by the European Union's Horizon 2020 research and innovation programme under the MSC grant agreement no. 721624.

C. Martinella is with the Department of Physics, University of Jyväskylä, FI-40014 Jyväskylä, Finland, with CERN Engineering Department, 1211 Geneva 23, Switzerland, and with the Advanced Power Semiconductor Laboratory (APS), ETH Zurich, Physikstrasse 3, 8092 Zurich, Switzerland (e-mail: <a href="mailto:corinna.martinella@cern.ch">corinna.martinella@cern.ch</a>).

R. Stark and U. Grossner are with the Advanced Power Semiconductor Laboratory (APS), ETH Zurich, Physikstrasse 3, 8092 Zurich, Switzerland (e-mails: <a href="mailto:stark@aps.ee.ethz.ch">stark@aps.ee.ethz.ch</a>, <a href="mailto:ulrike.grossner@ethz.ch">ulrike.grossner@ethz.ch</a>).

R. G. Alia, A. Coronetti and Y. Kadi are with CERN Engineering Department, 1211 Geneva 23, Switzerland. A. Coronetti is also with the University of Jyväskylä, FI-40014 Jyväskylä, Finland (e-mails: <a href="mailto:ruben.garcia.alia@cern.ch">ruben.garcia.alia@cern.ch</a>, <a href="mailto:andrea.coronetti@cern.ch">andrea.coronetti@cern.ch</a>, <a href="mailto:yacine.kadi@cern.ch">yacine.kadi@cern.ch</a>).

A. Javanainen is with the Department of Physics, University of Jyväskylä, FI-40014 Jyväskylä, Finland and with the Electrical Engineering and Computer Science Department, Vanderbilt University, Nashville, TN 37235 USA (e-mail: arto.javanainen@jyu.fi).

C. Cazzaniga and M. Kastriotou are with ISIS Facility, STFC, Rutherford Appleton Laboratory, Didcot OX11 0QX, U.K. (e-mail: carlo.cazzaniga@stfc.ac.uk, maria.kastriotou@stfc.ac.uk).

R. Galliard is Consultant at Saint-Arnoult en Yvelines France (e-mail: <a href="mailto:remi-gaillard@orange.fr">remi-gaillard@orange.fr</a>).



**Fig. 1.** By the elastic and inelastic scattering with the 4H-SiC lattice, the atmospheric neutrons produce recoiling atoms (i.e.,  $\alpha$ , C, Si, Mg, Al) which generate ionizing tracks inside the power MOSFET.

promising technology for accelerator applications [5-6]. However, SiC devices are known to be susceptible to Single Event Burnout (SEB), Single Event Gate Rupture (SEGR) and Single Event Leakage Current (SELC). SEB and SEGR are caused, among others, by high-energy neutrons [7-15], while SELC has been reported only with heavy-ions [16-20].

The high-energy neutrons originate from cosmic ray interactions with the atmosphere. These include solar event particles (SEPs) originated by dynamic solar activity and galactic cosmic rays (GCRs) created by events outside the solar system, such as the explosion of galactic nuclei and supernova, pulsars and stellar flares [21-23]. These particles (i.e., 92% protons, 6% alpha particles and 2% heavier atomic nuclei) are responsible for Single Event Effects (SEEs) observed in electronics used in space. The particles that are not deviated or trapped by the magnetic field enter the Earth's atmosphere and, upon interacting with, e.g., oxygen and nitrogen atoms, create a shower of secondary particles. These interactions result in neutrons, protons, muons, pions and electromagnetic waves [22]. Some particles decay or are absorbed, while others travel further in the atmosphere, causing a cascade through spallation reactions. Due to the charge neutrality and the abundance, this gives rise to a high flux of secondary neutrons traveling vast distances in the atmosphere. The peak of neutron intensity occurs at about 10-25 km, which is critical for avionic applications, being the altitude of many commercial airplane flights [21]. Below, there is a net loss of total particles in the cascades, having a flux which drops two orders of magnitude at sea level, with a neutron flux of less than 25 n/(cm<sup>2</sup>h) for energies higher than 1 MeV [22]. Data centers and the Si power electronics community have reported failures and upsets at sea







**Fig. 2.** Schematics of the three architectures of SiC power MOSFETs tested in this work: (a) planar gate, (b) trench gate from Infineon and (c) double trench (trench source and trench gate) from Rohm. Picture remake after the original from Siemieniec *et al.* [30].

level [24-27]. Additionally, due to the exponential increase of neutron flux with increasing altitudes, problems can be encountered for applications at higher altitudes, for example on a mountain top [23].

Furthermore, neutrons can cause issues for electronic systems installed in high-energy accelerators, such as the Large Hadron Collider (LHC) complex and its future upgrade High Luminosity LHC (HL-LHC) at CERN, Geneva [28]. Here, commercial SiC power MOSFETs have been considered for the design of a prototype inductive adder (IA) to be used as a pulse generator for the injection kicker magnets [5-6].

The physics of neutron induced SEB in SiC power devices has been previously studied, and an explanation for this destructive effect was suggested in [7]. Although neutrons are non-ionizing particles, the recoiling atoms, generated from their elastic or inelastic scattering with the lattice atoms, can indirectly give rise to ionization and create a large number of electron and hole (e-h) pairs along their trajectories. This event is followed by a hole impact ionization with associated multiplication factors and a consequent thermal transient and excessive lattice temperatures. This leads to local lattice sublimation and formation of voids, resulting in the loss of device blocking ability, hence a destructive failure. A schematic of the neutron interaction with the 4H-SiC lattice is shown in Fig. 1. Finally, it was reported that no consistent differences have been observed in the SEB tolerance for SiC MOSFETs and SiC diodes [8]. This supports the hypothesis that the conventional mechanisms underlying SEB in Si MOSFETs, such as parasitic bipolar junction transistor (BJT) and tunneling assisted avalanche multiplication mechanisms [29], may be suppressed in SiC devices, where the current gain of the parasitic BJT is lower. Indeed, there is no similar parasitic BJT structure in the diode design.

In this work, we investigate the effect of neutron irradiation on different commercial SiC power MOSFETs produced by different manufacturers. The devices were selected with three different types of design: planar gate, trench gate and double trench, where the last has a trench gate and source [30]. The

schematics of the three architectures are shown in Fig. 2. The radiation sensitivity is discussed for the different technologies. Experiments were performed at ChipIr, the beamline at the Rutherford Appleton Laboratory (U.K.) providing an atmospheric-like neutron environment. During the irradiations, destructive failures were observed and the failure cross-sections and FIT rates are presented for the tested references. Additionally, from the post-irradiation analysis, the latent damage and the impact of gate rupture in planar and trench gate design are discussed highlighting the differences among these device types and the dependence of the failure type on the technology. Finally, the results for the post-irradiation gate stress (PIGS), performed as recommended by the MIL-STD-750, test method 1080 [31], are also presented.

#### II. NEUTRON IRRADIATION EXPERIMENT

#### A. The ChipIr terrestrial neutron facility

ChipIr is a beamline built at the second target station (TS2) of the ISIS spallation source at the Rutherford Appleton Laboratory, UK [32-34]. The facility is specifically tailored for testing radiation effects on electronic components and systems. The beamline design is optimized to mimic the atmospheric neutron spectrum (up to 800 MeV) with an acceleration factor of up to 10<sup>9</sup> for ground-level applications. The neutrons delivered to the ChipIr facility are emitted from the spallation of high-energy protons with a tungsten target (i.e., 800 MeV protons extracted from the synchrotron with beam current of 40 μA and pulsed at 10 Hz). The neutrons are delivered to ChipIr according to the time structure of the ISIS source, i.e., in 10 Hz pulses, with two 70-ns-wide bunches separated 360 ns apart. A silicon diode, placed in front of the testing position, measures the energy distribution of single pulses. This is used to retrieve the neutron fluence at the device under test (DUT) location knowing the detection efficiency and, by means of a correction factor function of the distance between the diode and the DUT position, which takes into account the beam divergence. During the test campaign, the measured flux of neutrons above 10 MeV was 5.6 x 10<sup>6</sup> cm<sup>-2</sup>s<sup>-1</sup> at the testing position. A collimator system allows for selecting beams of different sizes. For the current experiment, a beam size of 10 cm x 10 cm was used.

| TABLE I                    |  |  |  |  |  |  |  |
|----------------------------|--|--|--|--|--|--|--|
| LIST OF DEVICES UNDER TEST |  |  |  |  |  |  |  |

| Reference     | Man.               | $R_{\mathrm{DS(on)}} \\ [m\Omega]$ | $V_{DS}$ [kV] | I <sub>D @ 25</sub> [A] | $\begin{array}{c} \mathrm{BV}_{\mathrm{DSS}} \\ \mathrm{[kV]} \end{array}$ | Gate             | #DUTs |
|---------------|--------------------|------------------------------------|---------------|-------------------------|----------------------------------------------------------------------------|------------------|-------|
| C2M0025120D   | Cree/<br>Wolfspeed | 25                                 | 1.2           | 250                     | 1720                                                                       | planar           | 51    |
| SCT3030KL     | Rohm               | 30                                 | 1.2           | 180                     | 1926                                                                       | double<br>trench | 48    |
| MSC025SMA120B | Microsemi          | 25                                 | 1.2           | 275                     | 1586                                                                       | planar           | 50    |
| SCTWA50N120   | ST-Micr.           | 59                                 | 1.2           | 130                     | 1520                                                                       | planar           | 66    |
| IMW120R090M1H | Infineon           | 90                                 | 1.2           | 50                      | 1483                                                                       | trench           | 65    |

#### B. Experimental method

The aim of this study is to investigate the effect of atmospheric-like neutrons on different commercial SiC MOSFET technologies. Accelerated testing of Single Event Burnout (SEB) by using terrestrial neutrons was performed. The obtained data were used to calculate the effect cross sections and failure in time (FIT) rates at ground level. Additionally, the devices that did not exhibit destructive failure during exposure were characterized and their operational reliability was studied.

Several samples were selected from the commercially available SiC VD-MOSFET technologies. The references and the corresponding technical information are listed in Table I. All the devices are rated for 1.2 kV and they are mounted in a TO-247 package. The devices were irradiated in their original packaging. The first three devices were selected with similar values of  $R_{\rm DS\,(ON)}$  among them, and the same was done for the last two devices. The references were selected with different design: planar, trench and double trench. In particular, the DUTs from Infineon have a trench gate structure [35], whereas the Rohm have a double trench design, with trench gate and trench source. For the trench gate devices, the channel is formed vertically, which allows the current to flow vertically while reducing the  $R_{\rm DS(ON)}$  [36]. All the other references have a planar gate structure.

The test setup was designed following the military standard specifications (MIL-STD-750E M1080.1) [31]. Each test board can host a maximum of 12 devices in parallel. A schematic layout of the setup is presented in Fig. 3, where two DUTs are illustrated for brevity. Two boards were stacked to test up to 24 DUTs for each run. They were installed at a distance of 58 cm and 76 cm from the beam aperture, respectively. The attenuation of the neutron beam in the first board was estimated to be negligible for the material used in the tested boards [37]. Two Keithley Source Measurement Unit (SMU) model 2410s (one channel, up to 1100 V), one for each board, were used to bias the drain and to monitor the total leakage currents as a sum of all devices. The gates were grounded directly on the board. A stiffening capacitor of 10 nF was installed between the drain and the ground for each DUT, in order to supply sufficient amount of charge during a destructive event. Moreover, it also



**Fig. 3.** Schematic layout of the setup. Only two DUTs out of 12 hosted by a single board are illustrated here for brevity.



**Fig. 4.** Example of online measurement for Rohm devices (SCT3030KL) exposed at 1100 V. The drain current measured during the exposure is divided by the failure step size in order to highlight the number of failures during the run.

limited the momentary voltage drop at the SMU output during current transients. The devices were connected in parallel to the high voltage, but each of them had an individual current limiting resistor of 860 k $\Omega$  between the drain and the SMU output. This guaranteed the isolation of the device after a failure and the continuous application of high voltage to all other devices. Each step increase in the total current measured by the SMU was accounted as a failure ( $\Delta I_{DS} = 1.27 \ mA$ ). This value corresponds to a short circuit on the DUT and the total voltage is applied across the protection resistor. In Fig. 4 an example of the online measurements recorded during an exposure run is shown. The results are presented for Rohm SCT3030KL devices exposed at 1100 V. Here, the measured drain current

| TABLE II         |  |  |  |  |  |  |  |
|------------------|--|--|--|--|--|--|--|
| FAILURE ANALYSIS |  |  |  |  |  |  |  |

| Reference     | Man.               | V <sub>DS irradiation</sub> [V] | β    | η<br>[n/cm²]           | Failed / Total<br>DUT | $\sigma_{SEB}$ [cm <sup>2</sup> ] | MTBF<br>[h]            |
|---------------|--------------------|---------------------------------|------|------------------------|-----------------------|-----------------------------------|------------------------|
| C2M0025120D   | Cree/<br>Wolfspeed | 1100                            | 0.70 | 3.31 x 10 <sup>7</sup> | 6 / 13                | 2.39 x 10 <sup>-8</sup>           | 4.18 x 10 <sup>7</sup> |
|               |                    | 976                             | 0.67 | $9.43 \times 10^7$     | 11 / 20               | 8.04 x 10 <sup>-9</sup>           | 1.24 x 10 <sup>8</sup> |
|               |                    | 846                             | 0.97 | 1.47 x 10 <sup>9</sup> | 8 / 18                | 6.71 x 10 <sup>-10</sup>          | 1.49 x 10 <sup>9</sup> |
| SCT3030KL     | ROHM               | 1100                            | 1.14 | 2.24 x 10 <sup>9</sup> | 9 / 24                | 4.69 x 10 <sup>-10</sup>          | 2.13 x 10 <sup>9</sup> |
|               |                    | 976                             | 4.02 | $2.24 \times 10^9$     | 2 / 24                | 4.93 x 10 <sup>-10</sup>          | 2.03 x 10 <sup>9</sup> |
| MSC025SMA120B | Microsemi          | 1100                            | 1.54 | $8.12 \times 10^5$     | 13 / 13               | 1.37 x 10 <sup>-6</sup>           | $7.31 \times 10^5$     |
|               |                    | 976                             | 1.12 | $1.31 \times 10^7$     | 11 / 15               | 7.96 x 10 <sup>-8</sup>           | $1.26 \times 10^7$     |
|               |                    | 846                             | 0.85 | 1.34 x 10 <sup>8</sup> | 13 / 22               | 6.85 x 10 <sup>-9</sup>           | 1.46 x 10 <sup>8</sup> |
| SCTWA50N120   |                    | 1100                            | 0.85 | $4.33 \times 10^6$     | 19 / 20               | 2.13 x 10 <sup>-7</sup>           | $4.69 \times 10^6$     |
|               | ST-Micr.           | 976                             | 1.05 | $1.13 \times 10^7$     | 17 / 22               | 9.06 x 10 <sup>-8</sup>           | $1.10 \times 10^7$     |
|               |                    | 846                             | 1.04 | $9.32 \times 10^7$     | 15 / 24               | 1.09 x 10 <sup>-8</sup>           | $9.15 \times 10^7$     |
| IMW120R090M1H | Infineon           | 1100                            | 0.91 | $6.41 \times 10^7$     | 14 / 17               | 1.50 x 10 <sup>-8</sup>           | $6.67 \times 10^7$     |
|               |                    | 976                             | 0.82 | $5.83 \times 10^{8}$   | 16 / 24               | 1.54 x 10 <sup>-9</sup>           | $6.49 \times 10^8$     |
|               |                    | 846                             | 0.93 | 2.60 x 10 <sup>9</sup> | 8 / 24                | 3.73 x 10 <sup>-10</sup>          | 2.68 x 10 <sup>9</sup> |

was divided by the failure step size ( $\Delta I_{DS} = 1.27 \, mA$ ) in order to highlight the number of failures during the run.

For each reference, three irradiations were performed on pristine devices at  $V_{DS}$  of 1100 V, 976 V and 846 V, which are ~ 92 %, ~ 81 % and 72 % of the maximum rated voltage (1.2 kV) respectively. During the irradiation  $V_{GS}=0$  V to keep the device in off-state. The gate current was not monitored during the run. The test was stopped when 50% - 70% of devices failed or when a fluence of 2.8 x  $10^{10}$  n/cm<sup>2</sup> was reached.

Some of the DUTs were characterized after the irradiation using a Keithley Parametric Curve Tracer PCT-4B in order to investigate the radiation-induced damage. In addition, breakdown voltage (BVdss) measurements were conducted using a Keithley SMU 2657A on the drain and a Keithley SMU 2636B on the gate and the source terminals. For a pristine device, the BV<sub>DSS</sub> is the voltage at which the reverse-biased body-drift diode breaks down causing significant current to flow between source and drain due to the avalanche multiplication process.

#### III. EXPERIMENTAL RESULTS

#### A. Weibull distribution analysis and FIT rates

In order to calculate the SEB cross-sections and the FIT rates, reliability parameters were determined using a standard 2-parameter Weibull distribution [23]. The cumulative fraction of failed devices was calculated as a function of the neutron fluence; a 2-parameter Weibull distribution was fit to the data using a maximum likelihood estimation (MLE) method [38]. Two parameters were extracted from this analysis:  $\beta$ , called the shape parameter, which is an indicator of the failure mechanism, and  $\eta$ , which is the scale parameter. Weibull distributions with  $\beta < 1$  have an early-life failure, which decreases with time, while distributions with  $\beta > 1$  have a failure rate that increases with time, also known as wear-out failures. For stochastic neutron failures  $\beta = 1$  is expected, as representative of random events. The mean time between

failures (MTBF) and the SEB cross-sections ( $\sigma_{SEB}$ ) were calculated as (1):

$$MTBF = \eta \times \Gamma \left(1 + \frac{1}{\beta}\right) \text{ when } \beta \neq 1$$
 
$$MTBF = \eta \text{ when } \beta = 1$$
 (1) 
$$\sigma_{SEB} = \frac{1}{MTBF}$$

The error bars were calculated considering a Poisson distribution dominated by the count statistics. The uncertainty over the fluence was considered negligible with respect to the number of events. The upper and lower limits were calculated as in (2), where  $N_{\rm low}$  and  $N_{\rm high}$  were obtained from the chisquare distribution with a confidence level of 95%:

$$Err_{high} = \frac{N_{high}}{N_{SEB} * MTBF}$$
 
$$Err_{low} = \frac{N_{low}}{N_{SEB} * MTBF}$$
 (2)

The FIT rates were calculated considering 10<sup>9</sup> h of operations and a cosmic-ray-induced neutron flux of 13 n/(cm² h) for energies above 10 MeV (reference conditions at sea level in NYC from JEDEC JESD89A standard). The same conversion factor was used also for the error bars as described above for cross-sections.

In Table II the parameters extracted from the analysis are listed for the tested references. In the case of Rohm, the tests were performed only at 1100 V and 976 V. In some runs, multiple SEBs were observed at the same time. For the analysis, they were considered as a single event, in order to assure the independence between the SEB events. Therefore, the total number of tested DUTs was reduced.

The failure cross-sections are shown in Fig. 5 (a) as a function of the bias during the irradiation. In Fig. 5 (b) the FIT rates are shown for the tested references, while in Fig. 5 (c) the FIT rates are normalized with the active area and scaled by the avalanche breakdown voltage, such that a ratio of 1 would indicate that the critical field was reached. This approach was







**Fig. 5.** a) Failure cross-sections of SiC MOSFETs from different suppliers as a function of the bias during the terrestrial neutron irradiations. b) FIT rates for 10<sup>9</sup> hours of operation. c) FIT rates scaled by avalanche voltage and normalized with the active area.

suggested and previously discussed in [9]. A common trend is observed for all the devices and highlighted by the gray shadow. The trench MOSFETs (i.e., IMW120R090M1H and SCT3030KL) appear to have lower FIT rates if compared to the planar architecture. In particular, the double-trench device (SCT3030KL), which has the highest avalanche breakdown voltage, has the best performance.

#### B. Post-irradiation measurements: breakdown voltage

Post-irradiation measurements were performed for some devices, which showed more or less severe effects depending

on the technology. In this and the following sections, the measurements are discussed for the three tested architectures: planar gate from Cree/Wolfspeed (i.e., C2M0025120D), trench gate from Infineon (i.e., IMW120R090M1H) and double trench from Rohm (i.e., SCT3030KL). As an example, the results are compared for the references tested at 976 V. BV<sub>DSS</sub> measurements of the irradiated devices were performed at  $V_{GS} = 0 V$  and stopped at the  $V_{DS}$  corresponding to  $I_D = 1.00 \, mA$ , which is defined as the breakdown voltage. At this current level, the device is still protected from a permanent breakdown of the body diode. Three different responses were identified for all the studied references: i) no damage observed with respect to a pristine device; ii) partial degradation of the device, which exhibited higher gate and drain leakage currents; iii) ohmic trend of the leakage current caused by SEB. Examples of the leakage currents (I<sub>D</sub>, I<sub>G</sub> and I<sub>S</sub>) are reported as a function of the drain-source bias  $(V_{DS})$  for the three references in Fig. 6. The top and the bottom panels show respectively the measurements for the i) and the ii) scenarios described above. A measurement of a pristine device for each reference is given in gray for comparison. In Fig. 6 (a), (b), (c), the measurements are all in the same range as the pristine device, and the small differences observed are caused by part-to-part variation (i.e., the pristine device is not the same part as the irradiated one, but belongs to the same lot). For these devices, no damage was induced by the neutron exposure and no leakage current increase is observed, neither degradation of the blocking capability of the MOSFETs. Differently, a clear degradation was induced by the neutron exposure in the devices reported in Fig. 6 (d), Fig. 6 (e) and Fig. 6 (f). The leakage currents are orders of magnitudes higher with respect to the pristine level for all the three devices, however, the current paths (drain-togate vs drain-to-source contributions) differ among them.

Finally, the measurements for (iii) are not reported, but from the ohmic trend of the leakage current, it was concluded that the devices failed through an SEB during the exposure.

#### C. Post-irradiation measurements: gate damage

In order to investigate the different leakage path observed for (ii), I<sub>D-</sub>V<sub>GS</sub> and I<sub>G-</sub>V<sub>GS</sub> measurements were performed at  $V_{DS} = 1$  V. The results are presented in Fig. 7, which shows that the gate oxide is still operable for the planar device (C2M0025120D) and the channel is still controlled by the gate voltage, but the gate leakage is higher with respect to the pristine level. The device exhibits a partial gate rupture with very high gate and drain leakage current and a gate-drain current path. This effect is similar to the degradation induced by heavy-ion exposure (i.e., SELC), previously reported in [18-19]. Conversely, repeating the measurement for the doubletrench (SCT3030KL) and the trench (IMW120R090M1H) devices, the gate oxide was found to be heavily damaged and not operable anymore. Indeed, the channel is in off-state for these devices and no positive drain current flows. From these observations, it was concluded that the damage in the trench devices has the signature of a complete gate rupture.

#### D. Latent damage: PIGS test

Even though a device may not show any measurable damage during the irradiation, as for category (i), the integrity of its gate oxide might be affected. In order to study the effect of latent



**Fig. 6.** Different responses were observed in the devices exposed to neutrons: i) no failure observed and no damage with respect to a pristine device, as in a), b) and c); ii) no failure observed, but partial degradation of the device, as in d), e), and f). The measurements of the leakage currents ( $I_D$ ,  $I_G$ ,  $I_S$ ) were performed at  $V_{GS} = 0$  V and with a maximum  $I_D$  current of 1 mA.

damage on the gate oxide integrity and on the blocking capability, breakdown voltage measurements were repeated after applying positive and negative voltage bias at the gate oxide, following the PIGS test as recommended in MIL-STD-750, test method 1080 [31]. The  $V_{GS}$  was first swept positively up to the rated value for each reference (i.e., +15 V for Cree/Wolfspeed, +18 V for Infineon and + 22 V for Rohm) or until a leakage current of 1 mA was measured. Secondly, a  $V_{GS} = -5 V$  was then applied at the gate oxide. The results are shown in Fig. 8 (a), (b), and (c) for the three devices discussed before in Fig. 6 (a), (b), and (c) respectively, which did not exhibit any measurable damage after the exposure (i). No difference was observed in the breakdown point and in the leakage currents after these cycles. The small differences in the gate leakage current might be due to the instrument sensitivity. Hence, these devices are operable after the neutron irradiation, the leakage current is still within the specification (i.e.,  $I_G < 100 \, nA$ ) and no latent damage is observed after applying the gate bias.

However, for the degraded device (ii) previously presented in Fig. 6 (d), after the stress at negative  $V_{GS}$ , the  $I_S$  decreased, meaning that higher current is flowing to the drain-gate path, rather than into the source pad, as shown in Fig. 8. (d). This is evidence of an increased gate damage induced by the negative gate bias.

#### IV. DISCUSSION

From the results presented, three different scenarios where commonly observed for the different architectures analysed. Considering the FIT normalized with the active area and scaled by the breakdown voltage, the trench devices showed a better performance to SEB with respect to the planar ones, with the double-trench architecture as the most robust. However, part of the trench and double-trench devices exhibited a complete gate rupture. Conversely, a partial gate rupture was observed for the planar reference analysed, which exhibited a current leakage path between gate and drain as previously observed for planar gate devices suffering from SELC after heavy-ion irradiation. Additionally, for the device with the gate partially ruptured, the gate damage increased after the PIGS test, which was already reported for devices suffering from SELC after heavy-ion experiments [39].

A model for an enhanced gate current associated with a leakage was previously presented for Si devices and heavy-ion irradiation. It states that the oxide defects from displacement damage caused by the ions create a significant number of damage sites at which there is a reduced potential barrier, permitting the tunneling of electrons from trapping sites in the oxide into the conduction band [40]. Similarly, a model for early defects in SiO<sub>2</sub>/SiC was discussed in [41] and attributed



**Fig. 7.**  $I_{\rm D}$ - $V_{\rm GS}$  and  $I_{\rm G}$ - $V_{\rm GS}$  measurements performed at  $V_{\rm DS}=1$  V. The gate oxide is still operable for the planar Cree/Wolfspeed device (C2M0025120D) and the channel is still controlled by the gate voltage. Conversely, the gate oxide is heavily damaged and not operable anymore for the trench and double-trench structures.

to the presence of defects in the oxide bulk. It is hypothesized that, through displacement damage, neutrons are inducing defects in the gate oxide, which are responsible of the increased gate leakage current. Furthermore, the density and distribution of oxide defects in a pristine device depend on the oxide process and can be considered as a by-product of the SiO<sub>2</sub> oxide growth on SiC, therefore different among devices produced by different manufacturers.

Finally, it should be noted that the setup used during the experiment was counting as a failure event all the devices whose  $I_D$  leakage current in off-state exceeded 1.27 mA. Therefore, the FITs and the failure cross-section analysis includes both the failure mechanism indicated as SEB (iii) and degradation with partial or complete gate rupture (ii), with the latter also considered not operable from an application point of view due to the very high leakage currents.

#### V. CONCLUSIONS

Results from accelerated terrestrial neutron experiments were presented for different commercial SiC technologies with planar, trench and double-trench architectures.

Different failure mechanisms were observed from the postirradiation analysis of the irradiated devices, and three different responses were commonly identified for each of the three architectures: (i) no damage observed with respect to a pristine device, (ii) partial degradation of the device, which exhibited high leakage currents, (iii) SEB (i.e., ohmic trend of the leakage current). Categories (ii) and (iii) were considered failed devices from an application point of view. Failure cross-sections and FIT rates were calculated for these devices. MOSFETs with a trench structure appear to be less sensitive to neutron-induced failures with respect to the planar ones. The double trencharchitecture, which has also the higher breakdown voltage, was observed to be the most robust.

Examples were reported and discussed for the degraded devices (ii) and the impact of gate rupture was discussed for the three designs. The planar-gate architecture exhibited a partial gate rupture mechanism, probably induced by displacement



**Fig. 8.** Breakdown voltage measurements after the post irradiation gate stress (PIGS) test. The results are reported for the planar (a), trench (b) and double-trench (c) DUTs, which did not show any damage during the exposure (i), and for the planar DUT (d) which was partially degraded (ii). The first cycle reports the measurement just after the irradiation, while the second and the third represent the measurements repeated after applying a positive  $V_{\rm GS}$  up to the rated voltage and a negative  $V_{\rm GS}$  of -5 V, respectively.

damage and characterized by very high leakage currents with a gate-drain current path. This effect was observed to be similar to the SELC degradation induced by heavy-ions, already discussed for the same reference, but reported here for neutron irradiation. The trench and double-trench architecture, instead, appeared to be more sensitive to a complete gate rupture.

However, it should be clearly stated that the experiments were performed using a specific device type from each manufacturer. Both the design as well as the resulting efficient carrier concentration in the specific areas will vary between device types and generation from the same manufacturer; therefore, the results cannot be extrapolated to all SiC power devices without further analysis.

#### REFERENCES

- [1] J. A. Cooper, M. R. Melloch, R. Singh, A. Agarwal and J. W. Palmour, "Status and prospects for SiC power MOSFETs," *IEEE Trans. Electron Devices*, vol. 49, no. 4, pp 658-664, Apr. 2002.
- [2] H. J. van Daal, C. A. A. J. Greebe, W. F. Knippenberg and H. J. Vink, "Investigation on Silicon Carbide," *J. Appl. Phys.*, vol. 32, no. 10, pp. 2225-2233, Oct. 1961.
- [3] K. Shenai, K. F. Galloway and R. D. Schrimpf, "The effects of space radiation exposure on power Mosfets: a review," *Int. J. High Speed Electronics and Systems*, vol.14, no. 2, pp. 445-463, Jun. 2004.
- [4] K. F. Galloway et al., "Failure estimates for SiC power MOSFETs in space electronics," Aerospace, 5 (3), 67, pp. 1-7, Jun. 2018.
- [5] D. Woog, M. J. Barnes, L. Ducimetière, J. Holma and T. Kramer, "Design of an Inductive Adder for the FCC injection kicker pulse generator," *Journal of Physics*, Conf. Ser. 874 012096, Jul. 2017.
- [6] L. M. Redondo, A. Kandratsyeu, and M. J. Barnes, "Marx Generator Prototype for Kicker Magnets Based on SiC MOSFETs," *IEEE Trans. Plasma Sci.*, vol. 46, no. 10, pp. 3334-3339, Mar. 2018.
- [7] A. Akturk, J. McGarrity, N. Goldsman, D. J. Lichtenwalner, B. Hull, D. Grider, and R. Wilkins, "Terrestrial Neutron-Induced Failures in Silicon Carbide Power MOSFETs and Diodes," *IEEE Trans Nucl. Sci.*, vol. 65, no. 6, pp. 1248-1254, Jun. 2018.
- [8] H. Asai *et al.*, "Tolerance Against Terrestrial Neutron-Induced Single-Event-Burnout in SiC MOSFETs," *IEEE Trans Nucl. Sci.*, vol. 61, no. 6, pp. 3109-3114, Dec. 2014.
- [9] D. J. Lichtenwalner *et al.*, "Reliability of SiC Power Devices against Cosmic Ray Neutron Single-Event-Burnout," *Mater. Sci. Forum*, vol. 924, pp. 559-562, Jun. 2018.
- [10] A. Akturk, R. Wilkins, J. McGarrity and B. Gersey, "Single Event Effect in Si and SiC Power MOSFETs Due to Terrestrial Neutrons," *IEEE Trans. Nucl. Sci.*, Vol. 64, no. 1, pp. 529-535, Jan. 2017.
- [11] A. Griffoni *et al.*, "Neutron-induced failure in super-junction, IGBT, and SiC power devices," *IEEE Trans. Nucl. Sci.*, vol. 59, no. 4, pp. 866 871, Mar. 2012.
- [12] A. Akturk, J. M. McGarrity, R. Wilkins, A. Markowski, and B. Cusack, "Space and terrestrial radiation response of silicon carbide power MOSFETs," in *IEEE Radiation Effects Data Workshop (REDW 2017)*, New Orleans, LA, USA, Jul. 17-21, 2017, pp. 237-241.
- [13] A. Akturk *et al.*, "The effects of radiation on the terrestrial operation of SiC MOSFETs," in *IEEE Int. Reliab. Phys. Symp. Proc. (IRPS 2018)*, Burlingame, CA, USA, Mar. 11-15, 2018, Art. No. 2B.1.

- [14] A. Akturk *et al.*, "Predicting Cosmic Ray-Induced Failures in Silicon Carbide Power Devices," *IEEE Trans. Nucl. Sci.*, vol. 66, no. 7, pp. 1828–1832, Jul. 2019.
- [15] K. Niskanen et al., "Impact of electrical stress and neutron irradiation on reliability of silicon carbide power MOSFET," IEEE Trans Nucl. Sci., Vol. 67, no 7, pp. 1365 - 1373, Jul. 2020.
- [16] A. Javanainen *et al.*, "Heavy ion induced degradation in SiC schottky diodes: bias and energy deposition dependence," *IEEE Trans. Nucl. Sci.*, vol. 64, no. 1, pp. 415-420, Jan. 2017.
- [17] E. Mizuta, S. Kuboyama, H. Abe, Y. Iwata and T. Tamura, "Investigation of single-event damages on silicon carbide (SiC) power MOSFETs," *IEEE Trans Nucl. Sci.*, vol. 61, no. 4, pp. 1924-1928, Aug. 2014.
- [18] D. R. Ball *et al.*, "Ion-induced energy pulse mechanism for singleevent burnout in high-voltage SiC power MOSFETs and junction barrier Schottky diodes," *IEEE Trans. Nucl. Sci.*, vol. 67, no. 1, pp. 22-28, Nov. 2019.
- [19] C. Martinella et al., "Current transport mechanism for heavy-ion degraded SiC MOSFETs," *IEEE Trans Nucl. Sci.*, vol 66, no. 7, pp. 1702-1709, Mar. 2019.
- [20] C. Martinella *et al.*, "Heavy-ion microbeam studies of Single-Event Leakage Current mechanism in SiC VD-MOSFETs," *IEEE Trans Nucl. Sci.*, vol 66, no. 7, pp. 1381 1389, Jun. 2020.
- [21] M. Xapsos, "A Brief History of Space Climatology: From the Big Bang to the Present," *IEEE Trans. Nucl. Sci.*, vol. 66, no. 1, pp. 17–37, Dec. 2019.
- [22] J. F. Ziegler, "Terrestrial cosmic rays," *IBM J. Res. Dev.*, vol. 40, no. 1, pp. 19–39, Jan. 1996.
- [23] F. D. Bauer, "Accurate analytical modelling of cosmic ray induced failure rates of power semiconductor devices," *Solid-State Electron.*, vol. 53, no. 6, pp. 584–589, Jun. 2009
- [24] S. E. Michalak, K. W. Harris, N. W. Hengartner, B. E. Takala, S. A. Wender, "Predicting the number of fatal soft errors in Los Alamos National Laboratory's ASC Q supercomputer," *IEEE Trans. Device Mater. Rel.*, vol. 5, no. 3, pp. 329–335, Sep. 2005.
- [25] D. L. Oberg, J. L. Wert, E. Normand, P. P. Majewski, S. A. Wender, "First observations of power MOSFET burnout with high energy neutrons," *IEEE Trans. Nucl. Sci.*, vol. 43, no. 6, pp. 2913–2920, Dec. 1996.
- [26] R. Sheehy, J. Dekter, and N. Machin, "Sea level failures of power MOSFETs displaying characteristics of cosmic radiation effects," in *Proc. IEEE 33rd Annu. Power Electron. Specialists Conf.* (PESC 2002), Cairns, Qld., Australia, Jun. 23-27, 2002, pp. 445-463.
- [27] E. H. Ibe, "Terrestrial Radiation Effects in ULSI Devices and Electronic Systems," Singapore: Wiley, 2015.
- [28] R. García Alía *et al.*, "LHC and HL-LHC: Present and Future Radiation Environment in the High-Luminosity Collision Points and RHA Implications," *IEEE Trans. Nucl. Sci.*, vol. 65, no. 1, pp. 448-456, Jan. 2018.
- [29] T. Shoji et al., "Reliability design for neutron induced singleevent burnout of IGBT," *IEEJ Trans. Industry App.*, vol. 131, no. 8, pp 992-999, Aug. 2011.
- [30] R. Siemieniec et al., "A SiC trench MOSFET concept offering improved channel mobility and high reliability," in 2017 19th Eur. Conf. Power Electron. Appl. (EPE 2017 ECCE Europe), Warsaw, Poland, Sep. 11-14, 2017, Art. No. P-1. IEEE, 2017.
- [31] Single-Event Burnout and Single-Event Gate Rupture, Method 1080.1 in Test Methods for Semiconductor Devices, Standard MIL-STD-750-1, Jan. 2012.
- [32] C. Cazzaniga and C. D. Frost, "Progress of the Scientific Commissioning of a fast neutron beamline for Chip Irradiation," *Journal of Physics*, Conf. Ser. 1021 012037, Jun. 2018.
- [33] C. Cazzaniga, M. Bagatin, S. Gerardin, A. Costantino, and C. D. Frost, "First tests of a new facility for device-level, board-level

- and system-level neutron irradiation of microelectronics," *IEEE Trans. Emerg. Top. Comput.*, vol. 6750, pp. 1–5, Nov. 2018.
- [34] C. Cazzaniga *et al.*, "Study of the Deposited Energy spectra in Silicon by High Energy Neutron and Mixed Fields," *IEEE Trans. Nucl. Sci.*, vol. 67, no. 1, pp. 175 180, Sep. 2019.
- [35] D. Peters et al., "Performance and ruggedness of 1200V SiC -Trench - MOSFET," in Proc. of the Int. Symposium on Power Semiconductor Devices and ICs (ISPSD 2017), Sapporo, Japan, 28 May-1 Jun., 2017, pp. 239-242.
- [36] R. K. Williams, M. N. Darwish, R. A. Blanchard, R. Siemieniec, P. Rutter, and Y. Kawaguchi, "The trench power MOSFET: Part i - History, technology, and prospects," *IEEE Trans. Electron Devices*, vol. 64, no. 3, pp. 674–691, Mar. 2017.
- [37] C. Cazzaniga, B. Bhuva, M. Bagatin, S. Gerardin, N. Marchese, and C. D. Frost, "Atmospheric-like neutron attenuation during accelerated neutron testing with multiple printed circuit boards," *IEEE Trans. Nucl. Sci.*, vol. 65, no. 8, pp. 1830–1834, Aug. 2018.
- [38] Reliability PyPI." https://pypi.org/project/reliability/ (accessed Jan. 03, 2021).
- [39] C. Abbate, G. Busatto, D. Tedesco, A. Sanseverino, F. Velardi, and J. Wyss, "Gate damages induced in SiC power MOSFETs during heavy-ion irradiation-Part I," *IEEE Trans. Electron Devices*, vol. 66, no. 10, pp. 4243–4250, Oct. 2019.
- [40] L. Scheick, L. Selva, Y. Chen, and L. D. Edmonds, "Current Leakage Evolution in Partially Gate Ruptured Power MOSFETs," *IEEE Trans Nucl. Sci.*, vol 55, no. 4, pp. 2366-2375, Sep. 2008.
- [41] Z. Chbili *et al.*, "Modeling early breakdown failures of gate oxide in SiC power MOSFETs," *IEEE Trans. Electron Devices*, vol. 63, no. 9, pp. 3605–3613, Sep. 2016.